## Signetics ## Application Specific Products • Series 28 ### DESCRIPTION The PLS100 (Tri-state) and PLS101 (Open Collector) are bipolar, fuse Programmable Logic Arrays (FPLAs). Each device utilizes the standard AND/OR/Invert architecture to directly implement custom sum of product logic equations. Each device consists of 16 dedicated inputs and 8 dedicated outputs. Each output is capable of being actively controlled by any or all of the 48 product terms. The True, Complement, or Don't Care condition of each of the 16 inputs can be ANDed together to comprise one P-term. All 48 P-terms can be selectively ORed to each output. The PLS100 and PLS101 are fully TTL compatible, and chip enable control for expansion of input variables and output inhibit. They feature either Open Collector or Tri-state outputs for ease of expansion of product terms and application in bus-organized systems. Order codes are contained on the pages following. ## PLS100/PLS101 Field-Programmable Logic Array (16 $\times$ 48 $\times$ 8) Signetics Programmable Logic Product Specification #### **FEATURES** - Field-Programmable (Ni-Cr link) - Input variables: 16 - Output functions: 8 - Product terms: 48 - I/O propagation delay: 50ns (max.) - Power dissipation: 600mW (typ.) - Input loading: -100μA (max.) - Chip Enable input - Output option: - PLS100: Tri-state - PLS101: Open-Collector - Output disable function: - Tri-state: Hi-Z - Open-Collector: High #### **APPLICATIONS** - CRT display systems - Code conversion - Peripheral controllers - Function generators - Look-up and decision tables - Microprogramming - Address mapping - Character generators - Data security encoders - Fault detectors - Frequency synthesizers - 16-bit to 8-bit bus interface - Random logic replacement #### PIN CONFIGURATIONS ## **FUNCTIONAL DIAGRAM** ## LOGIC FUNCTION TYPICAL PRODUCT TERM: Pn = A · B · C · D · . . . TYPICAL LOGIC FUNCTION: AT OUTPUT POLARITY = H Z = P0 + P1 + P2 . . . AT OUTPUT POLARITY = L $Z = \frac{P0 + P1 + P2 + . . .}{Z = \frac{P0 \cdot P1 \cdot P2 \cdot . .}{P1 \cdot P2 \cdot . .}}$ ## NOTES: - For each of the 8 outputs, either function Z (Active-High) or Z (Active-Low) is available, but not both. The desired output polarity is programmed via the EX-OR gates. - Z, A, B, C, etc. are user defined connections to fixed inputs (I) and output pins (O). ## PLS100/PLS101 ## FPLA LOGIC DIAGRAM PLS100/PLS101 ## ORDERING INFORMATION | • | TRI-STATE | OPEN-COLLECTOR | |------------------------------------|-----------|----------------| | 28-pin Plastic DIP 600mil-wide | PLS100N | PLS101N | | 28-pin Plastic Leaded Chip Carrier | PLS100A | PLS101A | ## ABSOLUTE MAXIMUM RATINGS1 | V <sub>CC</sub> | | RAT | | | |------------------------------------|-------------------------------------------|----------|---------------|-----------------| | | PARAMETER | Min | Max | UNIT | | V <sub>CC</sub> | Supply voltage | | +7 | V <sub>DC</sub> | | V <sub>IN</sub> | Input voltage | | + 5.5 | $V_{DC}$ | | V <sub>OUT</sub> | Output voltage | | +5.5 | V <sub>DC</sub> | | IŧN | Input currents | -30 | +30 | mA | | lout | Output currents | | + 100 | mA | | T <sub>A</sub><br>T <sub>STG</sub> | Temperature range<br>Operating<br>Storage | 0<br>-65 | + 75<br>+ 150 | °C | ### THERMAL RATINGS | TEMPERATURE | | |--------------------------------------------|-------| | Maximum junction | 150°C | | Maximum ambient | 75°C | | Allowable thermal rise ambient to junction | 75°C | The PLS100 device is also processed to military requirements for operation over the military temperature range. For specifications and ordering information consult the Signetics Military Data Book. ## $\stackrel{\mathbb{R}^4}{\text{OC}}$ ELECTRICAL CHARACTERISTICS 0°C $\leq$ T<sub>A</sub> $\leq$ +75°C, 4.75V $\leq$ V<sub>CC</sub> $\leq$ 5.25V | | | | | LIMITS | | LIMIT | | |-------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|------------------|------------------|----------|--| | SYMBOL PARAMETER | | TEST CONDITIONS | Min | Typ <sup>2</sup> | Max | UNIT | | | Input volt | tage <sup>3</sup> | | | • | | | | | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IC</sub> | High<br>Low<br>Clamp <sup>3,4</sup> | $V_{CC} = Max$ $V_{CC} = Min$ $V_{CC} = Min, I_{IN} = -12mA$ | 2 | -0.8 | 0.8<br>-1.2 | ٧ | | | Output vo | oltage <sup>3</sup> | | | | | | | | V <sub>OH</sub><br>V <sub>OL</sub> | High (PLS100) <sup>5</sup><br>Low <sup>6</sup> | $V_{CC}$ = Min $I_{OH}$ = -2mA $I_{OL}$ = 9.6mA | 2.4 | 0.35 | 0.45 | ٧ | | | Input cur | rent | | | | | | | | l <sub>IH</sub> | High<br>Low | $V_{IN} = 5.5V$ $V_{IN} = 0.45V$ | | < 1<br>-10 | 25<br>-100 | μΑ | | | Output c | urrent | | | | | | | | lo(OFF) | Hi-Z state (PLS100) Short circuit (PLS100) <sup>4,7</sup> | $\overline{CE}$ = High, $V_{CC}$ = Max<br>$V_{OUT}$ = 5.5V<br>$V_{OUT}$ = 0.45V<br>$\overline{CE}$ = Low, $V_{OUT}$ = 0V | -15 | 1 -1 | 40<br>-40<br>-70 | μA<br>mA | | | lcc | V <sub>CC</sub> supply current <sup>8</sup> | V <sub>CC</sub> = Max | | 120 | 170 | m/ | | | Capacitar | nce | | | | | | | | C <sub>IN</sub><br>C <sub>OUT</sub> | Input<br>Output | $\overline{CE}$ = High, $V_{CC}$ = 5.0V<br>$V_{IN}$ = 2.0V<br>$V_{OUT}$ = 2.0V | | 8<br>17 | | pF | | Notes on following page. PLS100/PLS101 ## AC ELECTRICAL CHARACTERISTICS R<sub>1</sub> = 470 $\Omega$ , R<sub>2</sub> = 1k $\Omega$ , C<sub>L</sub> = 30pF, 0°C $\leq$ T<sub>A</sub> $\leq$ +75°C, 4.75V $\leq$ V<sub>CC</sub> $\leq$ 5.25V | SYMBOL PARAMETER | DADAMETED | TO. | rpou | | LIMITS | | | |------------------|--------------|--------|---------------|----------------------|----------|------|----| | | то | FROM | Min | Typ <sup>2</sup> Max | | UNIT | | | Propagat | ion delay | | _ <del></del> | | <u> </u> | | · | | t <sub>PD</sub> | Input | Output | Input | | 35 | 50 | ns | | $t_{\text{CE}}$ | Chip enable | Output | Chip enable | | 15 | 30 | ns | | Disable ti | ime | | | | L | | 1 | | t <sub>CD</sub> | Chip disable | | 15 | 30 | ns | | | #### NOTES: <sup>1.</sup> Stresses above those listed under "Absolute Maximum Ratings" may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other conditions above those indicated in the operational and programming specification of the device is not implied. <sup>2.</sup> All values are at $V_{CC} = 5V$ , $T_A = +25$ °C. <sup>3.</sup> All voltage values are with respect to network ground terminal. <sup>4.</sup> Test one pin at a time. <sup>5.</sup> Measured with $V_{\text{IL}}$ applied to $\overline{\text{CE}}$ and a logic high stored. <sup>6.</sup> Measured with a programmed logic condition for which the output test is at a low logic level. Output sink current is applied through a resistor to V<sub>CC</sub>. <sup>7.</sup> Duration of short circuit should not exceed 1 second. <sup>8.</sup> ICC is measured with the chip enable input grounded, all other inputs at 4.5V and the outputs open. ## PLS100/PLS101 ## LOGIC PROGRAMMING The FPLA can be programmed by means of Logic programming equipment. With Logic programming, the AND/OR/EX-OR gate input connections necessary to implement the desired logic function are coded directly from logic equations using the Program Table. In this Table the logic state or action of variables I, P, and F, associated with each Sum Term $S_n$ , is assigned a symbol which results in the proper fusing pattern of corresponding link pairs, defined as follows: ## **OUTPUT POLARITY - (F)** ### H'AND" ARRAY - (I) ## "OR" ARRAY - (F) #### NOTES: - This is the initial unprogrammed state of all link pairs. It is normally associated with all unused (inactive) AND gates P<sub>n</sub>. - 2. Any gate $P_n$ will be unconditionally inhibited if any one of its (I) link pairs is left intact. PLS100/PLS101 ### **TEST LOAD CIRCUIT** ### **TIMING DIAGRAM** ## **VOLTAGE WAVEFORM** ### **TIMING DEFINITIONS** tce Delay between beginning of Chip Enable low (with Input valid) and when Data Output becomes valid. tcD Delay between when Chip Enable becomes High and Data Output is in off state (Hi-Z or High). tpD Delay between beginning of valid Input (with Chip Enable Low) and when Data Output becomes valid. ## **VIRGIN STATE** The PLS100/101 virgin devices are factory shipped in an unprogrammed state, with all fuses intact, such that: - 1. All Pn terms are disabled (inactive). - 2. All $P_n$ terms are active on all outputs. - 3. All outputs are Active-High. PLS100/PLS101 ## FPLA PROGRAM TABLE | Г | | | | | si si | | | | | | | | | ND | | | | | | | | | | | | P | OLA | RIT | Y_[ | | | |----------------------|---------------------|-----------------------------------------|--------------------------|--------|------------------------------------------------------------------------------------------|------------------|--------------------------------------------------|--------------------------------------------------|----------|--------------------------------------------------|--------------|------------|--------------------------------------------------|----------|--------------------------------------------------|--------------|--------------|----------|----------------------|-----------|--------------------------------------------------|-----------|-----|-----------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-----------|----------|-----------|----------| | | | au | 1 | Ì | Polarity programmed once only. Enter (H) for all unused outputs. | | | | | | | | | | | | | | | | | | | | _] | | | | _l | _1 | | | | E | Active<br>Low | | ļ | or ce | Ţ | L - | . — | | . — | | | INF | TU' | (I <sub>m</sub> ) | | | | | | | | ĺ | | | | 0 | R | | | | | | EL | ۸٦ | l | 1 | o pa | E<br>R<br>M | 1 | 1 | 1 | 1 | , | 1 | L. | _ | | | | | | | | | | | | _0 | UTP | | | | ' | | ] | OUTPUT ACTIVE LEVEL | i | | ļ | ĔŠ | M | 1<br>5 | 4 | 1<br>3 | 1 2 | | 1<br>0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | Ş | | Г | 1 | gra<br>rall | 0 | _ | | | Щ | <u> </u> | | Ш | | | | | | $\Box$ | | | _ | ļ | | | | | | | | | | | 5 | a | | | 5 G | 1 2 | | _ | - | Н | <u> </u> | | | Н | - | | _ | | - | | | - | ł | | - | | | $\dashv$ | - | $\dashv$ | | | 1 | 5 | Active<br>High | I | S | arity<br>er († | 3 | <del> </del> | _ | | Н | Н | | | Н | Н | - | | _ | $\dashv$ | $\dashv$ | $\dashv$ | - | - 1 | - | - | | | $\dashv$ | _ | _ | $\dashv$ | | İ | ᅙ | ₹± | | NOTES | Pol | 4 | | | | Н | | | | | Н | | | | 1 | | $\neg$ | $\dashv$ | ŀ | | $\neg$ | | | | | $\neg$ | $\neg$ | | | | | | ž | +2 | 5 | | | | | Ш | | | | | | | | $\Box$ | | | | ļ | | | | | | | | | | | П | | | | iş. | 6 | _ | | | | | | | Щ | Н | _ | | | | | | _ | - | _ | - | | | $\vdash$ | _ | - | | | ' | | Prod. Term Not<br>Present in Fp | _ | | ,<br>tern | 8 | ┼ | $\vdash$ | - | - | | $\vdash$ | _ | $\vdash$ | $\vdash$ | | | | - | | | $\dashv$ | ŀ | $\dashv$ | - | | - | Н | $\dashv$ | -+ | | | S | | ΕĒ | • (period) | Ì | arity<br>3d P. | 9 | <del> </del> | _ | - | | H | $\vdash$ | - | Н | Н | | _ | _ | $\vdash$ | _ | | $\dashv$ | ŀ | | _ | | $\vdash$ | H | - | 寸 | | | 불 | z | Te | per | l | pol | 10 | 1 | | | | | | | | | | | | $\Box$ | | | | 1 | | | | | | | | _ | | Z | 일 | Pre se | • | 1 | to of | 11 | | | | | | | | | | | | | | | | | | | | | | | $\Box$ | | | | E | NC | ۳ ـ | | | f ou | 12 | <del> </del> | | | $\Box$ | | <u> </u> | <u> </u> | igsqcup | | | | | $\sqcup$ | | | | | $\sqcup$ | | | | $\sqcup$ | | <b></b> [ | | | 4BL | F | | $\vdash$ | 1 | nt o<br>d ou | 13 | - | $\vdash$ | $\vdash$ | | | $\vdash$ | $\vdash$ | <u> </u> | | | | $\vdash$ | ${oldsymbol{arphi}}$ | _ | $\vdash$ | $\dashv$ | | $\vdash \vdash$ | _ | | Н | ┝─┤ | | | — | | F | Ž | ے م | | | inde | 14<br>15 | | | $\vdash$ | - | - | $\vdash$ | ├─ | $\vdash$ | $\vdash$ | | | $\vdash$ | H | | H | - | | Н | | | $\vdash$ | Н | - | ┰ | — | | PROGAM TABLE ENTRIES | OUTPUT FUNCTION | Prod. Term<br>Present in F <sub>P</sub> | | | Entries independent of output polarity.<br>Enter (A) for unused outputs of used P-terms. | 16 | | | | | | | | | | | | | П | $\exists$ | | | | Н | | | | | | | | | Š | Ō | d. T | < | | A) fc | 17 | | | | | | | | | | | | | | | | | | | | | | | | | | | ۵ | | Proc | | y. | teres ( | 18 | $\vdash$ | _ | <u> </u> | _ | Щ | lacksquare | _ | | | | | | | _ | | | | | | | | Ш | | _ | | | | | | İ | NOTES | 5 55 | 19<br>20 | - | - | - | - | | - | | | _ | | | | $\vdash$ | _ | _ | | | - | _ | | | $\vdash$ | | | | | | $oxed{oxed}$ | | <u> </u> | Z | | 21 | | ┢ | - | - | | $\vdash$ | ┢ | _ | Н | - | | - | $\vdash$ | - | | | | Н | | | | $\vdash$ | - | $\dashv$ | | | | | Don't Care | ļ | | inputs of used | 22 | T | | | | | $\vdash$ | $\vdash$ | | П | | | | H | | | | | П | _ | | | H | $\neg$ | _ | | | | | | E | ļ | ÷ | 23 | | | | | | | | | | | | | | | | | - 1 | | | | | | | | | | | | | - (dash) | | 0 | 24 | Ļ. | | L_ | | | | | | | | | | | | | | | | | | | | $\Box$ | | | | | 띭 | Do | ī | | ijnd: | 25<br>26 | | ├ | <u> </u> | | <u> </u> | _ | _ | | | | | | $\vdash$ | | | $\square$ | | Щ | | _ | | | | | | | | INPUT VARIABLE | | | | - | 27 | $\vdash$ | | ┢ | | ⊢ | $\vdash$ | - | _ | $\vdash$ | | | | $\vdash$ | | $\vdash$ | $\dashv$ | | $\vdash$ | | | | Н | | - | | | | ¥ | | | ] | for unused | 28 | <del> </del> | - | | | ├ | | $\vdash$ | | - | | | - | | | | $\dashv$ | | Н | | | | Н | $\dashv$ | - | _ | | | 15 | Ē | _ | | Š | 29 | | | | | | | | | | | | | | | | | | | | | | | | | _ | | | Ρ | | | | for | 30 | | | L | | | | | | | | | | | | | | | | | | | | | | | | | - | | | 1 | Enter (-) P-terms. | 31 | ↓ | <u> </u> | <u> </u> | | <u> </u> | | | _ | <u> </u> | | | | $\vdash$ | | | | | <u> </u> | _ | | | Ш | | - | | | | | <u>E</u> | ı | l u | . E | 32 | ┼ | <del> </del> | ├ | | ├ | | - | - | - | | | - | $\vdash$ | | - | | | | | $\vdash$ | | $\vdash$ | $\dashv$ | $\dashv$ | | | 1 | | _ | - | 15 | Enle | 34 | + | $\vdash$ | | ├ | ┢ | | <del> </del> | - | ┢ | | | _ | Н | | - | | | <del> </del> | _ | <del> </del> | | Н | | | | | - | Ļ. | | | | | 35 | T | | 1 | | ┢ | | | | Г | | | | | | _ | | | | | | | Н | | $\neg$ | _ | | | i | | | ĺ | | 36 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | į | H | 37 | - | 1_ | <u> </u> | ldash | <u> </u> | 1 | | _ | <u> </u> | <u> </u> | | | Ш | | <u> </u> | | | | | | | | | | | | | - | | | l<br>l | DATE | 38 | $\vdash$ | <del> </del> | $\vdash$ | ├- | <del> </del> | | }— | - | <del> </del> | <u> </u> | <u> </u> | | $\vdash$ | | <u> </u> | L | | | | H | $\vdash$ | H | $\vdash$ | | | | | | ⊊ | į | İ | 1 1 | 40 | + | <del> </del> | + | ╁ | ╁ | | $\vdash$ | | <del> </del> | <del> </del> | | | $\vdash$ | | - | $\vdash$ | | $\vdash$ | | | <del> </del> | $\vdash$ | $\vdash$ | $\dashv$ | | | | 1 | (XXXX) | 1 | | | 41 | $\vdash$ | t | T | <del> </del> | t | <b>—</b> | <del> </del> | _ | t | | $\vdash$ | | | | <del> </del> | _ | | | <del> </del> | $\vdash$ | | | H | $\dashv$ | | | | į | | | | > | 42 | | | | | | | | | | | | | | | | | | | $\Box$ | | | | | | | | | - | P | | | REV | 43 | | | | | | | | | | | | | | | | | | | | | | $\square$ | | | | | | - | | * | : | | 44 | $\vdash$ | <u> </u> | | <del> </del> | <b> </b> | <u> </u> | <u> </u> | | <u> </u> | <u> </u> | L | <u> </u> | Щ | | <u> </u> | | | <u> </u> | <u> </u> | <u> </u> | igspace | Щ | Ш | $\square$ | | | 1 | | | F | | | 45 | +- | ├ | ├ | $\vdash$ | ⊢ | - | - | - | ▙ | $\vdash$ | <del> </del> | | $\vdash$ | | ⊢ | $\vdash$ | | <u> </u> | <u> </u> | $\vdash$ | ₩- | ├ | | | | | | - | | PA | , | S | 46 | $\vdash$ | $\vdash$ | $\vdash$ | <del> </del> | $\vdash$ | $\vdash$ | ╁ | $\vdash$ | <del> </del> | ├ | - | $\vdash$ | Н | | ├- | - | | | ├ | ⊢ | - | $\vdash$ | H | $\vdash$ | | | | | | ED | | ARI | | $\vdash$ | $\vdash$ | $\vdash$ | $\vdash$ | ┢ | $\vdash$ | $\vdash$ | | ┢ | ├ | | $\vdash$ | Н | | $\vdash$ | $\vdash$ | | $\vdash$ | $\vdash$ | $\vdash$ | ├ | ⊢ | $\vdash$ | | _ | | | ш | <br> #<br> U | 801.12 | | # # H | PIN<br>NO. | 0 | 1 | 2 | 3 | 2<br>4 | 5 | 6 | 7 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | 0 | 1 | 1 2 | 1 3 | 1<br>5 | 1<br>6 | 1<br>7 | 1<br>8 | | | CUSTOMER NAME | PURCHASE ORDER # SIGNETICS DEVICE # | CUSTOMER SYMBOLIZED PART | | TOTAL NUMBER OF PARTS PROGRAM TABLE # | VARIABLE<br>NAME | | | | | | | | | | | | | | | | | | | | | | | | | |